SMMU_SGFAR_high (SMMU500) Register

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2024-03-13
Revision
1.10

SMMU_SGFAR_high (SMMU500) Register Description

Register NameSMMU_SGFAR_high
Offset Address0x0000000044
Absolute Address 0x00FD800044 (SMMU_GPV)
Width32
TyperwNormal read/write
Reset Value0x00000000
DescriptionContains the input address of an erroneous request reported by SMMU_sGFSR.

SMMU_SGFAR_high (SMMU500) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
FADDR16:0rwNormal read/write0Refer to Arm SMMU v2 Architecture Spec (Arm IHI0062B) for more details