GICP4_IRQ_MASK (LPD_SLCR) Register - UG1087

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2025-06-20
Revision
1.11

GICP4_IRQ_MASK (LPD_SLCR) Register Description

Register NameGICP4_IRQ_MASK
Offset Address0x0000008054
Absolute Address 0x00FF418054 (LPD_SLCR)
Width32
TyperoRead-only
Reset Value0xFFFFFFFF
DescriptionInterrupt Mask Register for intrN. This is a read-only location and can be atomically altered by either the IDR or the IER.

GICP4_IRQ_MASK (LPD_SLCR) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
Reserved31roRead-only0x1Reserved
Reserved30roRead-only0x1Reserved
Reserved29roRead-only0x1Reserved
Reserved28roRead-only0x1Reserved
src2727roRead-only0x1SMMU (from int_fpd)
src2626roRead-only0x1CCI (From int_fpd)
src2525roRead-only0x1REGS
src2424roRead-only0x1EXTERR
src2323roRead-only0x1EXT ERR
src2222roRead-only0x1L2 Error
src2121roRead-only0x1L2 Error
src2020roRead-only0x1L2 Error
src1919roRead-only0x1L2 Error
src1818roRead-only0x1Performance Monitor Unit
src1717roRead-only0x1Performance Monitor Unit
src1616roRead-only0x1Performance Monitor Unit
src1515roRead-only0x1Performance Monitor Unit
src1414roRead-only0x1CTI
src1313roRead-only0x1CTI
src1212roRead-only0x1CTI
src1111roRead-only0x1CTI
src1010roRead-only0x1VCPUMT
src9 9roRead-only0x1VCPUMT
src8 8roRead-only0x1VCPUMT
src7 7roRead-only0x1VCPUMT
src6 6roRead-only0x1XMPU error interrupt for all of FPD
src5 5roRead-only0x1SATA controller interrupt
src4 4roRead-only0x1GPU interrupts
src3 3roRead-only0x1FPD DMA
interrupt for channel 7
src2 2roRead-only0x1FPD DMA
interrupt for channel 6
src1 1roRead-only0x1FPD DMA
interrupt for channel 5
src0 0roRead-only0x1FPD DMA
interrupt for channel 4 (GDMA)