GICP4_IRQ_MASK (LPD_SLCR) Register Description
| Register Name | GICP4_IRQ_MASK |
|---|---|
| Offset Address | 0x0000008054 |
| Absolute Address | 0x00FF418054 (LPD_SLCR) |
| Width | 32 |
| Type | roRead-only |
| Reset Value | 0xFFFFFFFF |
| Description | Interrupt Mask Register for intrN. This is a read-only location and can be atomically altered by either the IDR or the IER. |
GICP4_IRQ_MASK (LPD_SLCR) Register Bit-Field Summary
| Field Name | Bits | Type | Reset Value | Description |
|---|---|---|---|---|
| Reserved | 31 | roRead-only | 0x1 | Reserved |
| Reserved | 30 | roRead-only | 0x1 | Reserved |
| Reserved | 29 | roRead-only | 0x1 | Reserved |
| Reserved | 28 | roRead-only | 0x1 | Reserved |
| src27 | 27 | roRead-only | 0x1 | SMMU (from int_fpd) |
| src26 | 26 | roRead-only | 0x1 | CCI (From int_fpd) |
| src25 | 25 | roRead-only | 0x1 | REGS |
| src24 | 24 | roRead-only | 0x1 | EXTERR |
| src23 | 23 | roRead-only | 0x1 | EXT ERR |
| src22 | 22 | roRead-only | 0x1 | L2 Error |
| src21 | 21 | roRead-only | 0x1 | L2 Error |
| src20 | 20 | roRead-only | 0x1 | L2 Error |
| src19 | 19 | roRead-only | 0x1 | L2 Error |
| src18 | 18 | roRead-only | 0x1 | Performance Monitor Unit |
| src17 | 17 | roRead-only | 0x1 | Performance Monitor Unit |
| src16 | 16 | roRead-only | 0x1 | Performance Monitor Unit |
| src15 | 15 | roRead-only | 0x1 | Performance Monitor Unit |
| src14 | 14 | roRead-only | 0x1 | CTI |
| src13 | 13 | roRead-only | 0x1 | CTI |
| src12 | 12 | roRead-only | 0x1 | CTI |
| src11 | 11 | roRead-only | 0x1 | CTI |
| src10 | 10 | roRead-only | 0x1 | VCPUMT |
| src9 | 9 | roRead-only | 0x1 | VCPUMT |
| src8 | 8 | roRead-only | 0x1 | VCPUMT |
| src7 | 7 | roRead-only | 0x1 | VCPUMT |
| src6 | 6 | roRead-only | 0x1 | XMPU error interrupt for all of FPD |
| src5 | 5 | roRead-only | 0x1 | SATA controller interrupt |
| src4 | 4 | roRead-only | 0x1 | GPU interrupts |
| src3 | 3 | roRead-only | 0x1 | FPD DMA interrupt for channel 7 |
| src2 | 2 | roRead-only | 0x1 | FPD DMA interrupt for channel 6 |
| src1 | 1 | roRead-only | 0x1 | FPD DMA interrupt for channel 5 |
| src0 | 0 | roRead-only | 0x1 | FPD DMA interrupt for channel 4 (GDMA) |