RPU_1_STATUS (RPU) Register - UG1087

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2024-03-13
Revision
1.10

RPU_1_STATUS (RPU) Register Description

Register NameRPU_1_STATUS
Offset Address0x0000000204
Absolute Address 0x00FF9A0204 (RPU)
Width32
TypemixedMixed types. See bit-field details.
Reset Value0x0000003F
DescriptionR5_1 Status Register

RPU_1_STATUS (RPU) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
Reserved31:6razRead as zero0x0Reserved for future use
nVALRESET 5roRead-only0x1Validation Signal: Request for a reset
nVALIRQ 4roRead-only0x1Validation Signal: Request for an interrupt
nVALFIQ 3roRead-only0x1Validation Signal: Request for an fast interrupt
nWFIPIPESTOPPED 2roRead-only0x1When LOW, this indicates the CPU is in standby mode because of a WFI instruction. The
CPU pipeline is inactive
nWFEPIPESTOPPED 1roRead-only0x1When LOW, this indicates that the CPU is in standby mode because of a WFE instruction.The CPU pipeline is inactive
nCLKSTOPPED 0roRead-only0x1When high, indicates that RPU has stopped its clocks