ERROR_SIG_DIS_2 (PMU_GLOBAL) Register Description
| Register Name | ERROR_SIG_DIS_2 |
| Offset Address | 0x0000000594 |
| Absolute Address |
0x00FFD80594 (PMU_GLOBAL)
|
| Width | 32 |
| Type | woWrite-only |
| Reset Value | 0x00000000 |
| Description | System Errors to PL; Interrupt Disable, Reg 2. |
0: no effect. 1: disable interrupt (sets mask = 1). Write-only. For details on the bit fields, refer to the ERROR_STATUS_2 register description. Register is reset only by the PS_POR_B reset signal pin.
ERROR_SIG_DIS_2 (PMU_GLOBAL) Register Bit-Field Summary
| Field Name | Bits | Type | Reset Value | Description |
| Reserved | 31:27 | woWrite-only | 0x0 | reserved |
| CSU_ROM | 26 | woWrite-only | 0x0 | CSU BootROM Sequence failure. |
| PMU_PB | 25 | woWrite-only | 0x0 | PMU Pre-BootROM Sequence failure. |
| PMU_SERVICE | 24 | woWrite-only | 0x0 | Service Request error. |
| Reserved | 23:22 | woWrite-only | 0x0 | reserved |
| PMU_FW | 21:18 | woWrite-only | 0x0 | Four (4) Firmware defined interrupt bits. |
| PMU_UC | 17 | woWrite-only | 0x0 | PMU Hardware failure or access error. |
| CSU | 16 | woWrite-only | 0x0 | CSU Hardware failure. |
| Reserved | 15:13 | woWrite-only | 0x0 | reserved |
| PLL_LOCK | 12:8 | woWrite-only | 0x0 | PLL Clock Locking errors. |
| Reserved | 7:6 | woWrite-only | 0x0 | reserved |
| PL | 5:2 | woWrite-only | 0x0 | Four (4) Error Signals from the PL. |
| TO | 1:0 | woWrite-only | 0x0 | ATB Timeouts for LPD and FPD. |