SMMU_CBAR14 (SMMU500) Register

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2024-03-13
Revision
1.10

SMMU_CBAR14 (SMMU500) Register Description

Register NameSMMU_CBAR14
Offset Address0x0000001038
Absolute Address 0x00FD801038 (SMMU_GPV)
Width32
TypemixedMixed types. See bit-field details.
Reset Value0x00020000
DescriptionSpecifies configuration attributes for translation context bank.

SMMU_CBAR14 (SMMU500) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
IRPTNDX31:24roRead-only0x0Refer to Arm SMMU v2 Architecture Spec (Arm IHI0062B) for more details
WACFG23:22rwNormal read/write0Refer to Arm SMMU v2 Architecture Spec (Arm IHI0062B) for more details
RACFG21:20rwNormal read/write0Refer to Arm SMMU v2 Architecture Spec (Arm IHI0062B) for more details
BSU19:18rwNormal read/write0Refer to Arm SMMU v2 Architecture Spec (Arm IHI0062B) for more details
TYPE17:16rwNormal read/write0x2Refer to Arm SMMU v2 Architecture Spec (Arm IHI0062B) for more details
MEMATTR_CBNDX_7_415:12rwNormal read/write0Refer to Arm SMMU v2 Architecture Spec (Arm IHI0062B) for more details
FB_CBNDX_311rwNormal read/write0Refer to Arm SMMU v2 Architecture Spec (Arm IHI0062B) for more details
HYPC_CBNDX_210rwNormal read/write0x0Refer to Arm SMMU v2 Architecture Spec (Arm IHI0062B) for more details
BPSHCFG_CBNDX_1_0 9:8rwNormal read/write0Refer to Arm SMMU v2 Architecture Spec (Arm IHI0062B) for more details
VMID 7:0rwNormal read/write0x0Refer to Arm SMMU v2 Architecture Spec (Arm IHI0062B) for more details