Match_3_Counter_1 (TTC) Register

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2024-03-13
Revision
1.10

Match_3_Counter_1 (TTC) Register Description

Register NameMatch_3_Counter_1
Offset Address0x0000000048
Absolute Address 0x00FF110048 (TTC0)
0x00FF120048 (TTC1)
0x00FF130048 (TTC2)
0x00FF140048 (TTC3)
Width32
TyperwNormal read/write
Reset Value0x00000000
DescriptionMatch value

Match_3_Counter_1 (TTC) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
Match31:0rwNormal read/write0x0When a counter has the same value as is stored in one of its match registers and match mode is enabled, a match interrupt is generated. Each counter has three match registers.