L0_PLL_SS_STEP_SIZE_2 (SERDES) Register

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2024-03-13
Revision
1.10

L0_PLL_SS_STEP_SIZE_2 (SERDES) Register Description

Register NameL0_PLL_SS_STEP_SIZE_2
Offset Address0x0000002378
Absolute Address 0x00FD402378 (SERDES)
Width32
TypemixedMixed types. See bit-field details.
Reset Value0x00000000
DescriptionRegister value is generated by Vivado PCW.

L0_PLL_SS_STEP_SIZE_2 (SERDES) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
PLL_SS_STEP_SIZE_2_31_8_rsvd31:8roRead-only0x0Value generated by PCW.
ss_step_size_2 7:0rwNormal read/write0x0Value generated by PCW.