EVCNTR5_EL0 (A53_PMU_1) Register - EVCNTR5_EL0 (A53_PMU_1) Register - UG1087

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2025-06-20
Revision
1.11

EVCNTR5_EL0 (A53_PMU_1) Register Description

Register NameEVCNTR5_EL0
Offset Address0x0000000028
Absolute Address 0x00FED30028 (CORESIGHT_A53_PMU_1)
Width32
TyperwNormal read/write
Reset Value0x00000000
DescriptionPerformance Monitors Event Count Registers

EVCNTR5_EL0 (A53_PMU_1) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
EVCNTR5_EL031:0rwNormal read/write0x0Event counter n. Value of event counter n, where n is the number of this register and is a number from 0 to 30.