Match_3_Counter_2 (TTC) Register - UG1087

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2025-06-20
Revision
1.11

Match_3_Counter_2 (TTC) Register Description

Register NameMatch_3_Counter_2
Offset Address0x000000004C
Absolute Address 0x00FF11004C (TTC0)
0x00FF12004C (TTC1)
0x00FF13004C (TTC2)
0x00FF14004C (TTC3)
Width32
TyperwNormal read/write
Reset Value0x00000000
DescriptionMatch value

Match_3_Counter_2 (TTC) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
Match31:0rwNormal read/write0x0When a counter has the same value as is stored in one of its match registers and match mode is enabled, a match interrupt is generated. Each counter has three match registers.