GICP2_IRQ_STATUS (LPD_SLCR) Register - UG1087

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2024-03-13
Revision
1.10

GICP2_IRQ_STATUS (LPD_SLCR) Register Description

Register NameGICP2_IRQ_STATUS
Offset Address0x0000008028
Absolute Address 0x00FF418028 (LPD_SLCR)
Width32
TypewtcReadable, write a 1 to clear
Reset Value0x00000000
DescriptionInterrupt Status Register for intrN. This is a sticky register that holds the value of the interrupt until cleared by a value of 1.

GICP2_IRQ_STATUS (LPD_SLCR) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
src3131wtcReadable, write a 1 to clear0x0Bit 6 of PL_PS IRQ0. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for.
src3030wtcReadable, write a 1 to clear0x0Bit 5 of PL_PS IRQ0. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for.
src2929wtcReadable, write a 1 to clear0x0Bit 4 of PL_PS IRQ0. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for.
src2828wtcReadable, write a 1 to clear0x0Bit 3 of PL_PS IRQ0. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for.
src2727wtcReadable, write a 1 to clear0x0Bit 2 of PL_PS IRQ0. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for.
src2626wtcReadable, write a 1 to clear0x0Bit 1 of PL_PS IRQ0. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for.
src2525wtcReadable, write a 1 to clear0x0Bit 0 of PL_PS IRQ0. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for.
src2424wtcReadable, write a 1 to clear0x0XMPUs error interrupt for LPD
src2323wtcReadable, write a 1 to clear0x0EFUSE interrupt
src2222wtcReadable, write a 1 to clear0x0DMA for CSU interrupt
src2121wtcReadable, write a 1 to clear0x0Device Configuration Module Interrupt
src2020wtcReadable, write a 1 to clear0x0LPD DMA interrupt for channel 7
src1919wtcReadable, write a 1 to clear0x0LPD DMA
interrupt for channel 6
src1818wtcReadable, write a 1 to clear0x0LPD DMA
interrupt for channel 5
src1717wtcReadable, write a 1 to clear0x0LPD DMA
interrupt for channel 4
src1616wtcReadable, write a 1 to clear0x0LPD DMA
interrupt for channel 3
src1515wtcReadable, write a 1 to clear0x0LPD DMA
interrupt for channel 2
src1414wtcReadable, write a 1 to clear0x0LPD DMA
interrupt for channel 1
src1313wtcReadable, write a 1 to clear0x0LPD DMA
interrupt for channel 0 (ADMA)
src1212wtcReadable, write a 1 to clear0x0Wakeup from USB1 to PMU
src1111wtcReadable, write a 1 to clear0x0Wakeup from USB0 to PMU
src1010wtcReadable, write a 1 to clear0x0USB3_1 OTG interrupt
src9 9wtcReadable, write a 1 to clear0x0USB3_1 Endpoint related interrupts. Interrupt for Control type
src8 8wtcReadable, write a 1 to clear0x0USB3_1 Endpoint related interrupts.
src7 7wtcReadable, write a 1 to clear0x0USB3_1 Endpoint related interrupts. Interrupt for Isochronous
src6 6wtcReadable, write a 1 to clear0x0USB3_1 Endpoint related interrupts. Interrupt for Bulk
src5 5wtcReadable, write a 1 to clear0x0USB3_0 OTG interrupt
src4 4wtcReadable, write a 1 to clear0x0USB3_0 Endpoint related interrupts. Interrupt for Control type
src3 3wtcReadable, write a 1 to clear0x0USB3_0 Endpoint related interrupts.
src2 2wtcReadable, write a 1 to clear0x0USB3_0 Endpoint related interrupts. Interrupt for Isochronous
src1 1wtcReadable, write a 1 to clear0x0USB3_0 Endpoint related interrupts. Interrupt for Bulk
src0 0wtcReadable, write a 1 to clear0x0Gigabit Ethernet3 wakeup interrupt