L1_TM_ILL11 (SERDES) Register - UG1087

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2025-06-20
Revision
1.11

L1_TM_ILL11 (SERDES) Register Description

Register NameL1_TM_ILL11
Offset Address0x000000598C
Absolute Address 0x00FD40598C (SERDES)
Width32
TypemixedMixed types. See bit-field details.
Reset Value0x00000000
DescriptionRegister value is generated by Vivado PCW.

L1_TM_ILL11 (SERDES) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
TM_ILL11_31_8_rsvd31:8roRead-only0x0Value generated by PCW.
g2a_pcieg1_pll_ctr_11_8_byp_val 7:4rwNormal read/write0x0Value generated by PCW.
g2b_pll_ctr_11_8_byp_val 3:0rwNormal read/write0x0Value generated by PCW.