SMMU_CB9_PMCNTENCLR (SMMU500) Register

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2024-03-13
Revision
1.10

SMMU_CB9_PMCNTENCLR (SMMU500) Register Description

Register NameSMMU_CB9_PMCNTENCLR
Offset Address0x0000019F44
Absolute Address 0x00FD819F44 (SMMU_GPV)
Width32
TypewoWrite-only
Reset Value0x00000000
DescriptionProvides the equivalent of the PMCNTENCLRx register, in the register map of a translation context bank. Disables any implemented event counter.

SMMU_CB9_PMCNTENCLR (SMMU500) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
P3 3woWrite-only0x0Refer to Arm SMMU v2 Architecture Spec (Arm IHI0062B) for more details
P2 2woWrite-only0x0Refer to Arm SMMU v2 Architecture Spec (Arm IHI0062B) for more details
P1 1woWrite-only0x0Refer to Arm SMMU v2 Architecture Spec (Arm IHI0062B) for more details
P0 0woWrite-only0x0Refer to Arm SMMU v2 Architecture Spec (Arm IHI0062B) for more details