SMMU_CB5_TLBIVAL_low (SMMU500) Register Description
Register Name | SMMU_CB5_TLBIVAL_low |
---|---|
Offset Address | 0x0000015620 |
Absolute Address | 0x00FD815620 (SMMU_GPV) |
Width | 32 |
Type | woWrite-only |
Reset Value | 0x00000000 |
Description | Invalidates all of the unlocked TLB entries that match the VA and ASID provided as arguments, and the VMID of the context bank. This register is similar to SMMU_CBn_TLBIVA, but it is only required to invalidate cached copies of the last level of translation table walk of the first stage of translation. |
SMMU_CB5_TLBIVAL_low (SMMU500) Register Bit-Field Summary
Field Name | Bits | Type | Reset Value | Description |
---|---|---|---|---|
Address | 31:0 | woWrite-only | 0x0 | Refer to Arm SMMU v2 Architecture Spec (Arm IHI0062B) for more details |