ERROR_SRST_DIS_2 (PMU_GLOBAL) Register

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2024-03-13
Revision
1.10

ERROR_SRST_DIS_2 (PMU_GLOBAL) Register Description

Register NameERROR_SRST_DIS_2
Offset Address0x000000057C
Absolute Address 0x00FFD8057C (PMU_GLOBAL)
Width32
TypewoWrite-only
Reset Value0x00000000
DescriptionSystem Errors to Reset; Interrupt Disable, Reg 2.

0: no effect. 1: disable interrupt (sets mask = 1). Write-only. For details on the bit fields, refer to the ERROR_STATUS_2 register description.

ERROR_SRST_DIS_2 (PMU_GLOBAL) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
Reserved31:27woWrite-only0x0reserved
CSU_ROM26woWrite-only0x0CSU BootROM Sequence failure. Bit is reset only by the PS_POR_B reset signal pin.
PMU_PB25woWrite-only0x0PMU Pre-BootROM Sequence failure. Bit is reset only by the PS_POR_B reset signal pin.
PMU_SERVICE24woWrite-only0x0Service Request error.
Reserved23:22woWrite-only0x0reserved
PMU_FW21:18woWrite-only0x0Four (4) Firmware defined interrupt bits.
PMU_UC17woWrite-only0x0PMU Hardware failure or access error.
CSU16woWrite-only0x0CSU Hardware failure.
Reserved15:13woWrite-only0x0reserved
PLL_LOCK12:8woWrite-only0x0PLL Clock Locking errors.
Reserved 7:6woWrite-only0x0reserved
PL 5:2woWrite-only0x0Four (4) Error Signals from the PL.
TO 1:0woWrite-only0x0ATB Timeouts for LPD and FPD.