reg_errorintrstsena (SDIO) Register Description
| Register Name | reg_errorintrstsena |
|---|---|
| Offset Address | 0x0000000036 |
| Absolute Address |
0x00FF160036 (SD0) 0x00FF170036 (SD1) |
| Width | 16 |
| Type | rwNormal read/write |
| Reset Value | 0x00000000 |
| Description | Error-type Interrupts Status Enables. |
: 0: masked. 1: enabled.
reg_errorintrstsena (SDIO) Register Bit-Field Summary
| Field Name | Bits | Type | Reset Value | Description |
|---|---|---|---|---|
| errorintrsts_enableregbit12 | 12 | rwNormal read/write | 0x0 | Bit 12. |
| errorintrsts_enableregbit10 | 10 | rwNormal read/write | 0x0 | Bit 10. |
| errorintrsts_enableregbit9 | 9 | rwNormal read/write | 0x0 | Bit 9. |
| errorintrsts_enableregbit8 | 8 | rwNormal read/write | 0x0 | Bit 8. |
| errorintrsts_enableregbit7 | 7 | rwNormal read/write | 0x0 | Bit 7. |
| errorintrsts_enableregbit6 | 6 | rwNormal read/write | 0x0 | Bit 6. |
| errorintrsts_enableregbit5 | 5 | rwNormal read/write | 0x0 | Bit 5. |
| errorintrsts_enableregbit4 | 4 | rwNormal read/write | 0x0 | Bit 4. |
| errorintrsts_enableregbit3 | 3 | rwNormal read/write | 0x0 | Bit 3. |
| errorintrsts_enableregbit2 | 2 | rwNormal read/write | 0x0 | Bit 2. |
| errorintrsts_enableregbit1 | 1 | rwNormal read/write | 0x0 | Bit 1. |
| errorintrsts_enableregbit0 | 0 | rwNormal read/write | 0x0 | Bit 0. |