SMMU_PER (SMMU500) Register Description
Register Name | SMMU_PER |
---|---|
Offset Address | 0x0000002200 |
Absolute Address | 0x00FD802200 (SMMU_GPV) |
Width | 32 |
Type | roRead-only |
Reset Value | 0x00000000 |
Description | Checks for parity errors in TCU and TBU RAMs. |
SMMU_PER (SMMU500) Register Bit-Field Summary
Field Name | Bits | Type | Reset Value | Description |
---|---|---|---|---|
PER_TCU | 15:8 | roRead-only | 0x0 | Refer to Arm SMMU v2 Architecture Spec (Arm IHI0062B) for more details |
PER_TBU | 7:0 | roRead-only | 0x0 | Refer to Arm SMMU v2 Architecture Spec (Arm IHI0062B) for more details |