REQ_PWRUP_INT_MASK (PMU_GLOBAL) Register Description
Register Name | REQ_PWRUP_INT_MASK |
Offset Address | 0x0000000114 |
Absolute Address |
0x00FFD80114 (PMU_GLOBAL)
|
Width | 32 |
Type | roRead-only |
Reset Value | 0x00FFF4BF |
Description | Power-up Request; Interrupt Mask. |
0: unmasked (enabled). 1: masked (disabled). If the status bit = 1 (asserted interrupt) and the mask bit = 0 (not masked), then the IRQ to the interrupt controllers is asserted. Software checks the ISR to determine the cause of the interrupt. Read-only.
REQ_PWRUP_INT_MASK (PMU_GLOBAL) Register Bit-Field Summary
Field Name | Bits | Type | Reset Value | Description |
Reserved | 31:24 | roRead-only | 0x0 | reserved |
PL | 23 | roRead-only | 0x1 | Programmable Logic, PL. Controlled by external FET via MIO pin. This optional control uses MIO [32] and is equivalent to PMU signal [6]. |
FP | 22 | roRead-only | 0x1 | Full-power Domain, FPD. Controlled by external FET via MIO pin. This optional control uses MIO [31] and is equivalent to PMU signal [5]. |
USB1 | 21 | roRead-only | 0x1 | USB controller 1. |
USB0 | 20 | roRead-only | 0x1 | USB controller 0. |
OCM_Bank3 | 19 | roRead-only | 0x1 | OCM Bank 3. |
OCM_Bank2 | 18 | roRead-only | 0x1 | OCM Bank 2. |
OCM_Bank1 | 17 | roRead-only | 0x1 | OCM Bank 1. |
OCM_Bank0 | 16 | roRead-only | 0x1 | OCM Bank 0. |
TCM1B | 15 | roRead-only | 0x1 | RPU core 1, TCM_B. |
TCM1A | 14 | roRead-only | 0x1 | RPU core 1, TCM_A. |
TCM0B | 13 | roRead-only | 0x1 | RPU core 0, TCM_B. |
TCM0A | 12 | roRead-only | 0x1 | RPU core 0, TCM_A. |
Reserved | 11 | roRead-only | 0x0 | reserved |
RPU | 10 | roRead-only | 0x1 | RPU processors. |
Reserved | 9 | roRead-only | 0x0 | reserved |
Reserved | 8 | roRead-only | 0x0 | reserved |
L2_Bank0 | 7 | roRead-only | 0x1 | APU L2 Cache. |
Reserved | 6 | roRead-only | 0x0 | reserved |
PP1 | 5 | roRead-only | 0x1 | GPU Pixel Processor 1. |
PP0 | 4 | roRead-only | 0x1 | GPU Pixel Processor 0. |
ACPU3 | 3 | roRead-only | 0x1 | APU core 3. |
ACPU2 | 2 | roRead-only | 0x1 | APU core 2. |
ACPU1 | 1 | roRead-only | 0x1 | APU core 1. |
ACPU0 | 0 | roRead-only | 0x1 | APU core 0. |