MIO_PIN_43 (IOU_SLCR) Register - UG1087

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2025-06-20
Revision
1.11

MIO_PIN_43 (IOU_SLCR) Register Description

Register NameMIO_PIN_43
Offset Address0x00000000AC
Absolute Address 0x00FF1800AC (IOU_SLCR)
Width32
TyperwNormal read/write
Reset Value0x00000000
DescriptionMIO Device Pin 43 Multiplexer Controls.

MIO_PIN_43 (IOU_SLCR) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
Reserved31:8rwNormal read/write0x0reserved
L3_SEL 7:5rwNormal read/write0x0Level 3 Mux Select:
0: GPIO [43] input/output bank 1.
1: CAN0 TX output.
2: I2C0 SDA input/output.
3: LPD SWDT reset output.
4: SPI0 MOSI input/output.
5: TTC2 waveform output.
6: UART0 TxD output.
7: TracePort DQ[3] output.
L2_SEL 4:3rwNormal read/write0x0Level 2 Mux Select:
0: Level 3 Mux output
1: SDIO0 Data [2] input/output.
2: SDIO1 Card Bus Power output.
3: reserved
L1_SEL 2rwNormal read/write0x0Level 1 Mux Select:
0: Level 2 Mux output
1: reserved
L0_SEL 1rwNormal read/write0x0Level 0 Mux Select:
0: Level 1 Mux output
1: GEM1 RGMII Tx Cotnrol output.
Reserved 0rwNormal read/write0x0reserved