LAR (ETR) Register Description
| Register Name | LAR |
|---|---|
| Offset Address | 0x0000000FB0 |
| Absolute Address | 0x00FE970FB0 (CORESIGHT_SOC_ETR) |
| Width | 32 |
| Type | woWrite-only |
| Reset Value | 0x00000000 |
| Description | This is used to enable write access to device registers. External accesses from a debugger (PADDRDBG31 = 1) are not subject to the Lock Registers. A debugger does not have to unlock the component in order to write and modify the registers in the component. |
LAR (ETR) Register Bit-Field Summary
| Field Name | Bits | Type | Reset Value | Description |
|---|---|---|---|---|
| ACCESS_W | 31:0 | woWrite-only | 0 | A write of 0xC5ACCE55 enables further write access to this device. A write of any value other than 0xC5ACCE55 will have the affect of removing write access. |