GICP2_IRQ_TRIGGER (LPD_SLCR) Register Description
Register Name | GICP2_IRQ_TRIGGER |
---|---|
Offset Address | 0x0000008038 |
Absolute Address | 0x00FF418038 (LPD_SLCR) |
Width | 32 |
Type | woWrite-only |
Reset Value | 0x00000000 |
Description | Interrupt Trigger Register. A write of one to this location will set the interrupt status register related to this interrupt. |
GICP2_IRQ_TRIGGER (LPD_SLCR) Register Bit-Field Summary
Field Name | Bits | Type | Reset Value | Description |
---|---|---|---|---|
src31 | 31 | woWrite-only | 0x0 | Bit 6 of PL_PS IRQ0. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for. |
src30 | 30 | woWrite-only | 0x0 | Bit 5 of PL_PS IRQ0. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for. |
src29 | 29 | woWrite-only | 0x0 | Bit 4 of PL_PS IRQ0. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for. |
src28 | 28 | woWrite-only | 0x0 | Bit 3 of PL_PS IRQ0. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for. |
src27 | 27 | woWrite-only | 0x0 | Bit 2 of PL_PS IRQ0. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for. |
src26 | 26 | woWrite-only | 0x0 | Bit 1 of PL_PS IRQ0. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for. |
src25 | 25 | woWrite-only | 0x0 | Bit 0 of PL_PS IRQ0. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for. |
src24 | 24 | woWrite-only | 0x0 | XMPUs error interrupt for LPD |
src23 | 23 | woWrite-only | 0x0 | EFUSE interrupt |
src22 | 22 | woWrite-only | 0x0 | DMA for CSU interrupt |
src21 | 21 | woWrite-only | 0x0 | Device Configuration Module Interrupt |
src20 | 20 | woWrite-only | 0x0 | LPD DMA interrupt for channel 7 |
src19 | 19 | woWrite-only | 0x0 | LPD DMA interrupt for channel 6 |
src18 | 18 | woWrite-only | 0x0 | LPD DMA interrupt for channel 5 |
src17 | 17 | woWrite-only | 0x0 | LPD DMA interrupt for channel 4 |
src16 | 16 | woWrite-only | 0x0 | LPD DMA interrupt for channel 3 |
src15 | 15 | woWrite-only | 0x0 | LPD DMA interrupt for channel 2 |
src14 | 14 | woWrite-only | 0x0 | LPD DMA interrupt for channel 1 |
src13 | 13 | woWrite-only | 0x0 | LPD DMA interrupt for channel 0 (ADMA) |
src12 | 12 | woWrite-only | 0x0 | Wakeup from USB3_1 to PMU |
src11 | 11 | woWrite-only | 0x0 | Wakeup from USB3_0 to PMU |
src10 | 10 | woWrite-only | 0x0 | USB3_1 OTG interrupt |
src9 | 9 | woWrite-only | 0x0 | USB3_1 Endpoint related interrupts. Interrupt for Control type |
src8 | 8 | woWrite-only | 0x0 | USB3_1 Endpoint related interrupts. |
src7 | 7 | woWrite-only | 0x0 | USB3_1 Endpoint related interrupts. Interrupt for Isochronous |
src6 | 6 | woWrite-only | 0x0 | USB3_1 Endpoint related interrupts. Interrupt for Bulk |
src5 | 5 | woWrite-only | 0x0 | USB3_0 OTG interrupt |
src4 | 4 | woWrite-only | 0x0 | USB3_0 Endpoint related interrupts. Interrupt for Control type |
src3 | 3 | woWrite-only | 0x0 | USB3_0 Endpoint related interrupts. |
src2 | 2 | woWrite-only | 0x0 | USB3_0 Endpoint related interrupts. Interrupt for Isochronous |
src1 | 1 | woWrite-only | 0x0 | USB3_0 Endpoint related interrupts. Interrupt for Bulk |
src0 | 0 | woWrite-only | 0x0 | Gigabit Ethernet3 wakeup interrupt |