GICP2_IRQ_TRIGGER (LPD_SLCR) Register - UG1087

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2024-03-13
Revision
1.10

GICP2_IRQ_TRIGGER (LPD_SLCR) Register Description

Register NameGICP2_IRQ_TRIGGER
Offset Address0x0000008038
Absolute Address 0x00FF418038 (LPD_SLCR)
Width32
TypewoWrite-only
Reset Value0x00000000
DescriptionInterrupt Trigger Register. A write of one to this location will set the interrupt status register related to this interrupt.

GICP2_IRQ_TRIGGER (LPD_SLCR) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
src3131woWrite-only0x0Bit 6 of PL_PS IRQ0. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for.
src3030woWrite-only0x0Bit 5 of PL_PS IRQ0. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for.
src2929woWrite-only0x0Bit 4 of PL_PS IRQ0. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for.
src2828woWrite-only0x0Bit 3 of PL_PS IRQ0. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for.
src2727woWrite-only0x0Bit 2 of PL_PS IRQ0. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for.
src2626woWrite-only0x0Bit 1 of PL_PS IRQ0. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for.
src2525woWrite-only0x0Bit 0 of PL_PS IRQ0. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for.
src2424woWrite-only0x0XMPUs error interrupt for LPD
src2323woWrite-only0x0EFUSE interrupt
src2222woWrite-only0x0DMA for CSU interrupt
src2121woWrite-only0x0Device Configuration Module Interrupt
src2020woWrite-only0x0LPD DMA interrupt for channel 7
src1919woWrite-only0x0LPD DMA
interrupt for channel 6
src1818woWrite-only0x0LPD DMA
interrupt for channel 5
src1717woWrite-only0x0LPD DMA
interrupt for channel 4
src1616woWrite-only0x0LPD DMA
interrupt for channel 3
src1515woWrite-only0x0LPD DMA
interrupt for channel 2
src1414woWrite-only0x0LPD DMA
interrupt for channel 1
src1313woWrite-only0x0LPD DMA
interrupt for channel 0 (ADMA)
src1212woWrite-only0x0Wakeup from USB3_1 to PMU
src1111woWrite-only0x0Wakeup from USB3_0 to PMU
src1010woWrite-only0x0USB3_1 OTG interrupt
src9 9woWrite-only0x0USB3_1 Endpoint related interrupts. Interrupt for Control type
src8 8woWrite-only0x0USB3_1 Endpoint related interrupts.
src7 7woWrite-only0x0USB3_1 Endpoint related interrupts. Interrupt for Isochronous
src6 6woWrite-only0x0USB3_1 Endpoint related interrupts. Interrupt for Bulk
src5 5woWrite-only0x0USB3_0 OTG interrupt
src4 4woWrite-only0x0USB3_0 Endpoint related interrupts. Interrupt for Control type
src3 3woWrite-only0x0USB3_0 Endpoint related interrupts.
src2 2woWrite-only0x0USB3_0 Endpoint related interrupts. Interrupt for Isochronous
src1 1woWrite-only0x0USB3_0 Endpoint related interrupts. Interrupt for Bulk
src0 0woWrite-only0x0Gigabit Ethernet3 wakeup interrupt