Interrupt_Register_3 (TTC) Register Description
| Register Name | Interrupt_Register_3 |
|---|---|
| Offset Address | 0x000000005C |
| Absolute Address |
0x00FF11005C (TTC0) 0x00FF12005C (TTC1) 0x00FF13005C (TTC2) 0x00FF14005C (TTC3) |
| Width | 6 |
| Type | clronrdReadable, clears value on read |
| Reset Value | 0x00000000 |
| Description | Counter 3 Interval, Match, Overflow and Event interrupts |
Interrupt_Register_3 (TTC) Register Bit-Field Summary
| Field Name | Bits | Type | Reset Value | Description |
|---|---|---|---|---|
| Ev | 5 | clronrdReadable, clears value on read | 0x0 | Event timer overflow interrupt |
| Ov | 4 | clronrdReadable, clears value on read | 0x0 | Counter overflow |
| M3 | 3 | clronrdReadable, clears value on read | 0x0 | Match 3 interrupt |
| M2 | 2 | clronrdReadable, clears value on read | 0x0 | Match 2 interrupt |
| M1 | 1 | clronrdReadable, clears value on read | 0x0 | Match 1 interrupt |
| Iv | 0 | clronrdReadable, clears value on read | 0x0 | Interval interrupt |