Interrupt_Signal_Enable_Register (NAND) Register

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2024-03-13
Revision
1.10

Interrupt_Signal_Enable_Register (NAND) Register Description

Register NameInterrupt_Signal_Enable_Register
Offset Address0x0000000018
Absolute Address 0x00FF100018 (NAND)
Width32
TypemixedMixed types. See bit-field details.
Reset Value0x00000000
DescriptionInterrupt Signal Enable.

0: disable. 1: enable.

Interrupt_Signal_Enable_Register (NAND) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
Reserved31:8razRead as zero0x0reserved
error_ahb_sig_en 7rwNormal read/write0x0AHB Error Interrupt. This is applicable only during MDMA mode of
transfer.
dma_int_sig_en 6rwNormal read/write0x0DMA Interrupt. This is applicable only during MDMA mode of
transfer.
ecc_err_intrpt_sig_en 5rwNormal read/write0x0ECC error Interrupt, in SLC (Hamming).
err_intrpt_sig_en 4rwNormal read/write0x0Single bit error Interrupt for SLC and MLC.
mul_bit_err_sig_en 3rwNormal read/write0x0Multi-bit error Interrupt. This field is used during Hamming (SLC) Error
correction else treated as 0.
trans_comp_sig_en 2rwNormal read/write0x0Transfer Complete Interrupt.
buff_rd_rdy_sig_en 1rwNormal read/write0x0Buffer Read Ready Interrupt.
buff_wr_rdy_sig_en 0rwNormal read/write0x0Buffer write Ready Interrupt.