SMMU_SGFSRRESTORE (SMMU500) Register - UG1087

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2024-03-13
Revision
1.10

SMMU_SGFSRRESTORE (SMMU500) Register Description

Register NameSMMU_SGFSRRESTORE
Offset Address0x000000004C
Absolute Address 0x00FD80004C (SMMU_GPV)
Width32
TypewoWrite-only
Reset Value0x00000000
DescriptionRestores the state of SMMU_sGFSR, after a reset, for example.

SMMU_SGFSRRESTORE (SMMU500) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
MULTI31woWrite-only0Refer to Arm SMMU v2 Architecture Spec (Arm IHI0062B) for more details
UUT 8woWrite-only0Refer to Arm SMMU v2 Architecture Spec (Arm IHI0062B) for more details
PF 7woWrite-only0Refer to Arm SMMU v2 Architecture Spec (Arm IHI0062B) for more details
EF 6woWrite-only0Refer to Arm SMMU v2 Architecture Spec (Arm IHI0062B) for more details
CAF 5woWrite-only0Refer to Arm SMMU v2 Architecture Spec (Arm IHI0062B) for more details
UCIF 4woWrite-only0Refer to Arm SMMU v2 Architecture Spec (Arm IHI0062B) for more details
UCBF 3woWrite-only0Refer to Arm SMMU v2 Architecture Spec (Arm IHI0062B) for more details
SMCF 2woWrite-only0Refer to Arm SMMU v2 Architecture Spec (Arm IHI0062B) for more details
USF 1woWrite-only0Refer to Arm SMMU v2 Architecture Spec (Arm IHI0062B) for more details
ICF 0woWrite-only0Refer to Arm SMMU v2 Architecture Spec (Arm IHI0062B) for more details