MIO_PIN_10 (IOU_SLCR) Register

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2024-03-13
Revision
1.10

MIO_PIN_10 (IOU_SLCR) Register Description

Register NameMIO_PIN_10
Offset Address0x0000000028
Absolute Address 0x00FF180028 (IOU_SLCR)
Width32
TyperwNormal read/write
Reset Value0x00000000
DescriptionMIO Device Pin 10 Multiplexer Controls.

MIO_PIN_10 (IOU_SLCR) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
Reserved31:8rwNormal read/write0x0reserved
L3_SEL 7:5rwNormal read/write0x0Level 3 Mux Select:
0: GPIO [10] input/output bank 0.
1: CAN0 RX input.
2: I2C0 SCL input/output clock.
3: LPD SWDT clock output.
4: SPI1 MISO input/output.
5: TTC2 clock input.
6: UART0 RxD input.
7: TracePort DQ[8] output.
L2_SEL 4:3rwNormal read/write0x0Level 2 Mux Select:
0: Level 3 Mux output
1: reserved
2: Scan Test [10] input/output.
3: reserved
L1_SEL 2rwNormal read/write0x0Level 1 Mux Select:
0: Level 2 Mux output
1: NAND Ready/Busy input.
L0_SEL 1rwNormal read/write0x0Level 0 Mux Select:
0: Level 1 Mux output
1: Quad SPI1 IO[2] input/output (upper).
Reserved 0rwNormal read/write0x0reserved