SMMU_CB3_TTBR0_high (SMMU500) Register

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2024-03-13
Revision
1.10

SMMU_CB3_TTBR0_high (SMMU500) Register Description

Register NameSMMU_CB3_TTBR0_high
Offset Address0x0000013024
Absolute Address 0x00FD813024 (SMMU_GPV)
Width32
TyperwNormal read/write
Reset Value0x00000000
DescriptionThe Translation Table Base register 0 holds the base address of the translation table 0.

SMMU_CB3_TTBR0_high (SMMU500) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
ASID31:16rwNormal read/write0Refer to Arm SMMU v2 Architecture Spec (Arm IHI0062B) for more details
address15:0rwNormal read/write0Refer to Arm SMMU v2 Architecture Spec (Arm IHI0062B) for more details