GICP4_IRQ_STATUS (LPD_SLCR) Register - UG1087

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2024-03-13
Revision
1.10

GICP4_IRQ_STATUS (LPD_SLCR) Register Description

Register NameGICP4_IRQ_STATUS
Offset Address0x0000008050
Absolute Address 0x00FF418050 (LPD_SLCR)
Width32
TypewtcReadable, write a 1 to clear
Reset Value0x00000000
DescriptionInterrupt Status Register for intrN. This is a sticky register that holds the value of the interrupt until cleared by a value of 1.

GICP4_IRQ_STATUS (LPD_SLCR) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
src2727wtcReadable, write a 1 to clear0x0SMMU (from int_fpd)
src2626wtcReadable, write a 1 to clear0x0CCI (From int_fpd)
src2525wtcReadable, write a 1 to clear0x0REGS
src2424wtcReadable, write a 1 to clear0x0EXTERR
src2323wtcReadable, write a 1 to clear0x0EXT ERR
src2222wtcReadable, write a 1 to clear0x0L2 Error
src2121wtcReadable, write a 1 to clear0x0L2 Error
src2020wtcReadable, write a 1 to clear0x0L2 Error
src1919wtcReadable, write a 1 to clear0x0L2 Error
src1818wtcReadable, write a 1 to clear0x0Performance Monitor Unit
src1717wtcReadable, write a 1 to clear0x0Performance Monitor Unit
src1616wtcReadable, write a 1 to clear0x0Performance Monitor Unit
src1515wtcReadable, write a 1 to clear0x0Performance Monitor Unit
src1414wtcReadable, write a 1 to clear0x0CTI
src1313wtcReadable, write a 1 to clear0x0CTI
src1212wtcReadable, write a 1 to clear0x0CTI
src1111wtcReadable, write a 1 to clear0x0CTI
src1010wtcReadable, write a 1 to clear0x0VCPUMT
src9 9wtcReadable, write a 1 to clear0x0VCPUMT
src8 8wtcReadable, write a 1 to clear0x0VCPUMT
src7 7wtcReadable, write a 1 to clear0x0VCPUMT
src6 6wtcReadable, write a 1 to clear0x0XMPU error interrupt for all of FPD
src5 5wtcReadable, write a 1 to clear0x0SATA controller interrupt
src4 4wtcReadable, write a 1 to clear0x0GPU interrupts
src3 3wtcReadable, write a 1 to clear0x0FPD DMA
interrupt for channel 7
src2 2wtcReadable, write a 1 to clear0x0FPD DMA
interrupt for channel 6
src1 1wtcReadable, write a 1 to clear0x0FPD DMA
interrupt for channel 5
src0 0wtcReadable, write a 1 to clear0x0FPD DMA
interrupt for channel 4 (GDMA)