GICP4_IRQ_STATUS (LPD_SLCR) Register Description
Register Name | GICP4_IRQ_STATUS |
---|---|
Offset Address | 0x0000008050 |
Absolute Address | 0x00FF418050 (LPD_SLCR) |
Width | 32 |
Type | wtcReadable, write a 1 to clear |
Reset Value | 0x00000000 |
Description | Interrupt Status Register for intrN. This is a sticky register that holds the value of the interrupt until cleared by a value of 1. |
GICP4_IRQ_STATUS (LPD_SLCR) Register Bit-Field Summary
Field Name | Bits | Type | Reset Value | Description |
---|---|---|---|---|
src27 | 27 | wtcReadable, write a 1 to clear | 0x0 | SMMU (from int_fpd) |
src26 | 26 | wtcReadable, write a 1 to clear | 0x0 | CCI (From int_fpd) |
src25 | 25 | wtcReadable, write a 1 to clear | 0x0 | REGS |
src24 | 24 | wtcReadable, write a 1 to clear | 0x0 | EXTERR |
src23 | 23 | wtcReadable, write a 1 to clear | 0x0 | EXT ERR |
src22 | 22 | wtcReadable, write a 1 to clear | 0x0 | L2 Error |
src21 | 21 | wtcReadable, write a 1 to clear | 0x0 | L2 Error |
src20 | 20 | wtcReadable, write a 1 to clear | 0x0 | L2 Error |
src19 | 19 | wtcReadable, write a 1 to clear | 0x0 | L2 Error |
src18 | 18 | wtcReadable, write a 1 to clear | 0x0 | Performance Monitor Unit |
src17 | 17 | wtcReadable, write a 1 to clear | 0x0 | Performance Monitor Unit |
src16 | 16 | wtcReadable, write a 1 to clear | 0x0 | Performance Monitor Unit |
src15 | 15 | wtcReadable, write a 1 to clear | 0x0 | Performance Monitor Unit |
src14 | 14 | wtcReadable, write a 1 to clear | 0x0 | CTI |
src13 | 13 | wtcReadable, write a 1 to clear | 0x0 | CTI |
src12 | 12 | wtcReadable, write a 1 to clear | 0x0 | CTI |
src11 | 11 | wtcReadable, write a 1 to clear | 0x0 | CTI |
src10 | 10 | wtcReadable, write a 1 to clear | 0x0 | VCPUMT |
src9 | 9 | wtcReadable, write a 1 to clear | 0x0 | VCPUMT |
src8 | 8 | wtcReadable, write a 1 to clear | 0x0 | VCPUMT |
src7 | 7 | wtcReadable, write a 1 to clear | 0x0 | VCPUMT |
src6 | 6 | wtcReadable, write a 1 to clear | 0x0 | XMPU error interrupt for all of FPD |
src5 | 5 | wtcReadable, write a 1 to clear | 0x0 | SATA controller interrupt |
src4 | 4 | wtcReadable, write a 1 to clear | 0x0 | GPU interrupts |
src3 | 3 | wtcReadable, write a 1 to clear | 0x0 | FPD DMA interrupt for channel 7 |
src2 | 2 | wtcReadable, write a 1 to clear | 0x0 | FPD DMA interrupt for channel 6 |
src1 | 1 | wtcReadable, write a 1 to clear | 0x0 | FPD DMA interrupt for channel 5 |
src0 | 0 | wtcReadable, write a 1 to clear | 0x0 | FPD DMA interrupt for channel 4 (GDMA) |