reg_normalintrsigena (SDIO) Register - UG1087

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2024-03-13
Revision
1.10

reg_normalintrsigena (SDIO) Register Description

Register Namereg_normalintrsigena
Offset Address0x0000000038
Absolute Address 0x00FF160038 (SD0)
0x00FF170038 (SD1)
Width16
TypemixedMixed types. See bit-field details.
Reset Value0x00000000
DescriptionNormal-type Interrupts Signal Enables.

0: masked. 1: enabled.

reg_normalintrsigena (SDIO) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
normalintrsig_enableregbit1515roRead-only0x0The Host Driver shall control error Interrupts using the Error-type Interrupt Signal Enable register.
normalintrsig_enableregbit1414rwNormal read/write0x0Bit 14.
normalintrsig_enableregbit1313rwNormal read/write0x0Bit 13.
normalintrsig_enableregbit1212rwNormal read/write0x0Bit 12.
normalintrsig_enableregbit1111rwNormal read/write0x0Bit 11.
normalintrsig_enableregbit1010rwNormal read/write0x0Bit 10.
normalintrsig_enableregbit9 9rwNormal read/write0x0Bit 9.
normalintrsig_enableregbit8 8rwNormal read/write0x0Bit 8.
normalintrsig_enableregbit7 7rwNormal read/write0x0Bit 7.
normalintrsig_enableregbit6 6rwNormal read/write0x0Bit 6.
normalintrsig_enableregbit5 5rwNormal read/write0x0Bit 5.
normalintrsig_enableregbit4 4rwNormal read/write0x0Bit 4.
normalintrsig_enableregbit3 3rwNormal read/write0x0Bit 3.
normalintrsig_enableregbit2 2rwNormal read/write0x0Bit 2.
normalintrsig_enableregbit1 1rwNormal read/write0x0Bit 1.
normalintrsig_enableregbit0 0rwNormal read/write0x0Bit 0.