ERROR_SIG_MASK_2 (PMU_GLOBAL) Register

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2024-03-13
Revision
1.10

ERROR_SIG_MASK_2 (PMU_GLOBAL) Register Description

Register NameERROR_SIG_MASK_2
Offset Address0x000000058C
Absolute Address 0x00FFD8058C (PMU_GLOBAL)
Width32
TyperoRead-only
Reset Value0x00001F00
DescriptionSystem Errors to PL; Interrupt Mask, Reg 2.

0: unmasked (enabled). 1: masked (disabled). If the status bit = 1 (asserted interrupt) and the mask bit = 0 (not masked), then the IRQ to the interrupt controllers is asserted. Software checks the ISR to determine the cause of the interrupt. Read-only. For details on the bit fields, refer to the ERROR_STATUS_2 register description. Register is reset only by the PS_POR_B reset signal pin.

ERROR_SIG_MASK_2 (PMU_GLOBAL) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
Reserved31:27roRead-only0x0reserved
CSU_ROM26roRead-only0x0CSU BootROM Sequence failure.
PMU_PB25roRead-only0x0PMU Pre-BootROM Sequence failure.
PMU_SERVICE24roRead-only0x0Service Request error.
Reserved23:22roRead-only0x0reserved
PMU_FW21:18roRead-only0x0Four (4) Firmware defined interrupt bits.
PMU_UC17roRead-only0x0PMU Hardware failure or access error.
CSU16roRead-only0x0CSU Hardware failure.
Reserved15:13roRead-only0x0reserved
PLL_LOCK12:8roRead-only0x1FPLL Clock Locking errors.
Reserved 7:6roRead-only0x0reserved
PL 5:2roRead-only0x0Four (4) Error Signals from the PL.
TO 1:0roRead-only0x0ATB Timeouts for LPD and FPD.