PMEVCNTR1 (SMMU500) Register - UG1087

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2024-03-13
Revision
1.10

PMEVCNTR1 (SMMU500) Register Description

Register NamePMEVCNTR1
Offset Address0x0000003004
Absolute Address 0x00FD803004 (SMMU_GPV)
Width32
TyperwNormal read/write
Reset Value0x00000000
DescriptionProvides event counter resources in the register map of a translation context bank. Reads or writes the value of the selected event counter.

PMEVCNTR1 (SMMU500) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
PMN131:0rwNormal read/write0Refer to Arm SMMU v2 Architecture Spec (Arm IHI0062B) for more details