L2_TM_IQ_ILL9 (SERDES) Register

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2024-03-13
Revision
1.10

L2_TM_IQ_ILL9 (SERDES) Register Description

Register NameL2_TM_IQ_ILL9
Offset Address0x0000009918
Absolute Address 0x00FD409918 (SERDES)
Width32
TypemixedMixed types. See bit-field details.
Reset Value0x00000000
DescriptionRegister value is generated by Vivado PCW.

L2_TM_IQ_ILL9 (SERDES) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
TM_IQ_ILL9_31_8_rsvd31:8roRead-only0x0Value generated by PCW.
UNUSED 7:4roRead-only0x0Value generated by PCW.
ill_bypass_iq_lfen 3rwNormal read/write0x0Value generated by PCW.
ill_bypass_iq_lfen_val 2rwNormal read/write0x0Value generated by PCW.
ill_bypass_iq_cnstgmtrim 1rwNormal read/write0x0Value generated by PCW.
ill_bypass_iq_polytim 0rwNormal read/write0x0Value generated by PCW.