L2_TM_E_ILL1 (SERDES) Register - UG1087

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2025-06-20
Revision
1.11

L2_TM_E_ILL1 (SERDES) Register Description

Register NameL2_TM_E_ILL1
Offset Address0x0000009924
Absolute Address 0x00FD409924 (SERDES)
Width32
TypemixedMixed types. See bit-field details.
Reset Value0x00000000
DescriptionRegister value is generated by Vivado PCW.

L2_TM_E_ILL1 (SERDES) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
TM_E_ILL1_31_8_rsvd31:8roRead-only0x0Value generated by PCW.
ill_bypass_e_calcode_f0 7:0rwNormal read/write0x0Value generated by PCW.