MIO_PIN_53 (IOU_SLCR) Register Description
| Register Name | MIO_PIN_53 |
|---|---|
| Offset Address | 0x00000000D4 |
| Absolute Address | 0x00FF1800D4 (IOU_SLCR) |
| Width | 32 |
| Type | rwNormal read/write |
| Reset Value | 0x00000000 |
| Description | MIO Device Pin 53 Multiplexer Controls. |
MIO_PIN_53 (IOU_SLCR) Register Bit-Field Summary
| Field Name | Bits | Type | Reset Value | Description |
|---|---|---|---|---|
| Reserved | 31:8 | rwNormal read/write | 0x0 | reserved |
| L3_SEL | 7:5 | rwNormal read/write | 0x0 | Level 3 Mux Select: 0: GPIO [53] input/output bank 2. 1: CAN1 RX input. 2: I2C1 SDA input/output. 3: PJTAG TDI input. 4: SPI0 SS [2] output. 5: TTC1 waveform output. 6: UART1 RxD input. 7: TracePort control output. |
| L2_SEL | 4:3 | rwNormal read/write | 0x0 | Level 2 Mux Select: 0: Level 3 Mux output 1: reserved 2: reserved 3: reserved |
| L1_SEL | 2 | rwNormal read/write | 0x0 | Level 1 Mux Select: 0: Level 2 Mux output 1: USB0 ULPI Direction input. |
| L0_SEL | 1 | rwNormal read/write | 0x0 | Level 0 Mux Select: 0: Level 1 Mux output 1: GEM2 RGMII Tx Data [0] output. |
| Reserved | 0 | rwNormal read/write | 0x0 | reserved |