GEM1_REF_CTRL (CRL_APB) Register Description
| Register Name | GEM1_REF_CTRL |
|---|---|
| Offset Address | 0x0000000054 |
| Absolute Address | 0x00FF5E0054 (CRL_APB) |
| Width | 32 |
| Type | rwNormal read/write |
| Reset Value | 0x00002500 |
| Description | GEM 1 Clock Generator Control. |
GEM1_REF_CTRL (CRL_APB) Register Bit-Field Summary
| Field Name | Bits | Type | Reset Value | Description |
|---|---|---|---|---|
| Reserved | 31:27 | rwNormal read/write | 0x0 | reserved |
| RX_CLKACT | 26 | rwNormal read/write | 0x0 | RX Channel Clock active control. 0: disable. 1: enable. |
| CLKACT | 25 | rwNormal read/write | 0x0 | Clock active control. 0: disable. 1: enable. |
| Reserved | 24:22 | rwNormal read/write | 0x0 | reserved |
| DIVISOR1 | 21:16 | rwNormal read/write | 0x0 | 6-bit divider. |
| Reserved | 15:14 | rwNormal read/write | 0x0 | reserved |
| DIVISOR0 | 13:8 | rwNormal read/write | 0x25 | 6-bit divider. |
| Reserved | 7:3 | rwNormal read/write | 0x0 | reserved |
| SRCSEL | 2:0 | rwNormal read/write | 0x0 | Clock generator input source. 000: IOPLL 010: RPLL 011: DPLL_CLK_TO_LPD |