GICP3_IRQ_MASK (LPD_SLCR) Register - UG1087

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2025-06-20
Revision
1.11

GICP3_IRQ_MASK (LPD_SLCR) Register Description

Register NameGICP3_IRQ_MASK
Offset Address0x0000008040
Absolute Address 0x00FF418040 (LPD_SLCR)
Width32
TyperoRead-only
Reset Value0xFFFFFFFF
DescriptionInterrupt Mask Register for intrN. This is a read-only location and can be atomically altered by either the IDR or the IER.

GICP3_IRQ_MASK (LPD_SLCR) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
src3131roRead-only0x1FPD DMA
interrupt for channel 3
src3030roRead-only0x1FPD DMA
interrupt for channel 2
src2929roRead-only0x1FPD DMA
interrupt for channel 1
src2828roRead-only0x1FPD DMA
interrupt for channel 0 (GDMA)
src2727roRead-only0x1APM_FPD: Ord of all APMs for FPD
src2626roRead-only0x1DPDMA interrupt
src2525roRead-only0x1ATB interrupt for FPD
src2424roRead-only0x1FPD_APB_INT: ORd of all APB interrupts from LPD
src2323roRead-only0x1Display port general purpose interrupt
src2222roRead-only0x1PCIE misc (error etc) interrupts
src2121roRead-only0x1PCIE Bridge DMA interrupts
src2020roRead-only0x1PCIE legacy (INTA/BC/D) interrupts
src1919roRead-only0x1PCIE_MSI[1]=PCIe interrupt for MSI vectors 63 to 32
src1818roRead-only0x1PCIE_MSI[0]=PCIe interrupt for MSI vectors 31 to 0
src1717roRead-only0x1FPD Top Level Watch Dog Timer Interrupt. This is Edge trigger interrupt and Interrupt pulse width case be prograbble window from 40ns to 320ns. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for.
src1616roRead-only0x1DDR controller subsystem interrupt
src1515roRead-only0x1Bit 7 of PL_PS IRQ1. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for.
src1414roRead-only0x1Bit 6 of PL_PS IRQ1. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for.
src1313roRead-only0x1Bit 5 of PL_PS IRQ1. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for.
src1212roRead-only0x1Bit 4 of PL_PS IRQ1. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for.
src1111roRead-only0x1Bit 3 of PL_PS IRQ1. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for.
src1010roRead-only0x1Bit 2 of PL_PS IRQ1. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for.
src9 9roRead-only0x1Bit 1 of PL_PS IRQ1. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for.
src8 8roRead-only0x1Bit 0 of PL_PS IRQ1. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for.
Reserved 7roRead-only0x1Reserved
Reserved 6roRead-only0x1Reserved
Reserved 5roRead-only0x1Reserved
Reserved 4roRead-only0x1Reserved
Reserved 3roRead-only0x1Reserved
Reserved 2roRead-only0x1Reserved
Reserved 1roRead-only0x1Reserved
src0 0roRead-only0x1Bit 7 of PL_PS IRQ0. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for.