zFx_MSIX_CAP_NEXTPTR_24 (CPM5_PCIE_ATTR) Register

Versal Adaptive SoC Register Reference (AM012)

Document ID
AM012
Release Date
2023-08-29
Revision
1.3

zFx_MSIX_CAP_NEXTPTR_24 (CPM5_PCIE_ATTR) Register Description

Register NamezFx_MSIX_CAP_NEXTPTR_24
Relative Address0x0000000F9C
Absolute Address 0x00FCE08F9C (CPM5_PCIE0_ATTR)
0x00FCE88F9C (CPM5_PCIE1_ATTR)
Width32
TyperwNormal read/write
Reset Value0x00000000
DescriptionMSI-X Capability Next Capability Offset pointer to the next item in the capabilities list, or 00h if this is the final capability.

This register should only be written to during reset of the PCIe block

zFx_MSIX_CAP_NEXTPTR_24 (CPM5_PCIE_ATTR) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
attr 7:0rwNormal read/write0x0MSI-X Capability Next Capability Offset pointer to the next item in the capabilities list, or 00h if this is the final capability.