ADV_SWTm_MSIX_CAP_PBA_OFFSET_11 (CPM5_PCIE_ATTR) Register

Versal Adaptive SoC Register Reference (AM012)

Document ID
AM012
Release Date
2023-08-29
Revision
1.3

ADV_SWTm_MSIX_CAP_PBA_OFFSET_11 (CPM5_PCIE_ATTR) Register Description

Register NameADV_SWTm_MSIX_CAP_PBA_OFFSET_11
Relative Address0x00000025D8
Absolute Address 0x00FCE0A5D8 (CPM5_PCIE0_ATTR)
0x00FCE8A5D8 (CPM5_PCIE1_ATTR)
Width32
TyperwNormal read/write
Reset Value0x00000000
DescriptionMSI-X Pending Bit Array Offset This value is transferred to the MSI-X PBA Offset field. Set to 0 if MSI-X is not enabled.When AXISTEN_IF_ENABLE_INTERNAL_MSIX_TABLE = TRUE, only PF0 value will be used.

This register should only be written to during reset of the PCIe block

ADV_SWTm_MSIX_CAP_PBA_OFFSET_11 (CPM5_PCIE_ATTR) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
attr28:0rwNormal read/write0x0MSI-X Pending Bit Array Offset This value is transferred to the MSI-X PBA Offset field. Set to 0 if MSI-X is not enabled.When AXISTEN_IF_ENABLE_INTERNAL_MSIX_TABLE = TRUE, only PF0 value will be used.