PFx_SRIOV_CAP_NEXTPTR_3 (CPM5_PCIE_ATTR) Register Description
Register Name | PFx_SRIOV_CAP_NEXTPTR_3 |
---|---|
Relative Address | 0x0000001514 |
Absolute Address |
0x00FCE09514 (CPM5_PCIE0_ATTR) 0x00FCE89514 (CPM5_PCIE1_ATTR) |
Width | 32 |
Type | rwNormal read/write |
Reset Value | 0x00000000 |
Description | SRIOV Next Capability Offset: Bits 31:20 SRIOV Extended Capability Header Register |
This register should only be written to during reset of the PCIe block
PFx_SRIOV_CAP_NEXTPTR_3 (CPM5_PCIE_ATTR) Register Bit-Field Summary
Field Name | Bits | Type | Reset Value | Description |
---|---|---|---|---|
attr | 11:0 | rwNormal read/write | 0x0 | SRIOV Next Capability Offset: Bits 31:20 SRIOV Extended Capability Header Register |