PFx_SRIOV_CAP_NEXTPTR_3 (CPM5_PCIE_ATTR) Register

Versal Adaptive SoC Register Reference (AM012)

Document ID
AM012
Release Date
2023-08-29
Revision
1.3

PFx_SRIOV_CAP_NEXTPTR_3 (CPM5_PCIE_ATTR) Register Description

Register NamePFx_SRIOV_CAP_NEXTPTR_3
Relative Address0x0000001514
Absolute Address 0x00FCE09514 (CPM5_PCIE0_ATTR)
0x00FCE89514 (CPM5_PCIE1_ATTR)
Width32
TyperwNormal read/write
Reset Value0x00000000
DescriptionSRIOV Next Capability Offset: Bits 31:20 SRIOV Extended Capability Header Register

This register should only be written to during reset of the PCIe block

PFx_SRIOV_CAP_NEXTPTR_3 (CPM5_PCIE_ATTR) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
attr11:0rwNormal read/write0x0SRIOV Next Capability Offset: Bits 31:20 SRIOV Extended Capability Header Register