SMMU_CB20_TTBR1_low (FPD_SMMU_TCU) Register

Versal Adaptive SoC Register Reference (AM012)

Document ID
AM012
Release Date
2023-08-29
Revision
1.3

SMMU_CB20_TTBR1_low (FPD_SMMU_TCU) Register Description

Register NameSMMU_CB20_TTBR1_low
Relative Address0x0000034028
Absolute Address 0x00FD834028 (FPD_SMMU_TCU)
Width32
TyperwNormal read/write
Reset Value0x00000000
DescriptionThe Translation Table Base register 0 holds the base address of the translation table 1.

SMMU_CB20_TTBR1_low (FPD_SMMU_TCU) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
ADDRESS_31_731:7rwNormal read/write0The Translation Table Base register 0 holds the base address of the translation table 1.
ADDRESS_6_IRGN0 6rwNormal read/write0The Translation Table Base register 0 holds the base address of the translation table 1.
ADDRESS_5_NOS 5rwNormal read/write0The Translation Table Base register 0 holds the base address of the translation table 1.
ADDRESS_4_3_RGN 4:3rwNormal read/write0The Translation Table Base register 0 holds the base address of the translation table 1.
ADDRESS_2 2rwNormal read/write0The Translation Table Base register 0 holds the base address of the translation table 1.
ADDRESS_1_S 1rwNormal read/write0The Translation Table Base register 0 holds the base address of the translation table 1.
ADDRESS_0_IRGN1 0rwNormal read/write0The Translation Table Base register 0 holds the base address of the translation table 1.