MGCHK_UNIT (DDRMC_DDR4_XRAM) Register

NoC and Integrated Memory Controller NPI Register Reference (AM019)

Document ID
AM019
Release Date
2023-11-17
Revision
1.1

MGCHK_UNIT (DDRMC_DDR4_XRAM) Register Description

Register NameMGCHK_UNIT
Offset Address0x0000001F84
Absolute Address This register description shows register offset addresses relative to the base address of the module. Base addresses vary from one device to another. To determine the correct base address for any device, refer to support.xilinx.com/s/article/00003507.
Width32
TyperwNormal read/write
Reset Value0x00000000
DescriptionMargin Check Unit

MGCHK_UNIT (DDRMC_DDR4_XRAM) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
mgchk_unit 1:0rwNormal read/write0x0Unit granularity for Margin Check.
00= Nibble
01= Byte
10= Bit