F0_CALBISC_RL_DLY_QTR_4 (DDRMC_DDR4_XRAM) Register Description
Register Name | F0_CALBISC_RL_DLY_QTR_4 |
Offset Address | 0x0000002010 |
Absolute Address |
This register description shows register offset addresses relative to the base address of the module. Base addresses vary from one device to another. To determine the correct base address for any device, refer to support.xilinx.com/s/article/00003507.
|
Width | 32 |
Type | roRead-only |
Reset Value | 0x00000000 |
Description | BISC RL_DLY_QTR value during F0 calibration |
Number of read delay taps equivalent to 1/4 tCK. Permuted by nibbles.
F0_CALBISC_RL_DLY_QTR_4 (DDRMC_DDR4_XRAM) Register Bit-Field Summary
Field Name | Bits | Type | Reset Value | Description |
Value | 8:0 | roRead-only | 0x0 | BISC RL_DLY_QTR |