HBMMC_WR (HBMMC_MC) Register

NoC and Integrated Memory Controller NPI Register Reference (AM019)

Document ID
AM019
Release Date
2023-11-17
Revision
1.1

HBMMC_WR (HBMMC_MC) Register Description

Register NameHBMMC_WR
Offset Address0x0000000184
Absolute Address This register description shows register offset addresses relative to the base address of the module. Base addresses vary from one device to another. To determine the correct base address for any device, refer to support.xilinx.com/s/article/00003507.
Width32
TyperwNormal read/write
Reset Value0x00000007
DescriptionWrite Recovery

HBMMC_WR (HBMMC_MC) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
WR 4:0rwNormal read/write0x7WR MRS Setting - Autoprecharge Only
HBM memory clocks from last data write to precharge
Bank Group Enabled: CEIL[MAX(15ns,3nCK)/nCK] + 1
Bank Group Disabled: CEIL[MAX(15ns,3nCK)/nCK]