F0_WRDQDBI_STG1_BYTE_STATUS_1 (DDRMC_LPDDR4_XRAM) Register

NoC and Integrated Memory Controller NPI Register Reference (AM019)

Document ID
AM019
Release Date
2023-11-17
Revision
1.1

F0_WRDQDBI_STG1_BYTE_STATUS_1 (DDRMC_LPDDR4_XRAM) Register Description

Register NameF0_WRDQDBI_STG1_BYTE_STATUS_1
Offset Address0x0000003428
Absolute Address This register description shows register offset addresses relative to the base address of the module. Base addresses vary from one device to another. To determine the correct base address for any device, refer to support.xilinx.com/s/article/00003507.
Width32
TyperoRead-only
Reset Value0x00000000
DescriptionWRDQDBI Stage 1 Byte Status

Write DQ/DBI Deskew Calibration stage: Value of 1 if window is found. 1 bit location used per byte lane spread across 2 register locations.

F0_WRDQDBI_STG1_BYTE_STATUS_1 (DDRMC_LPDDR4_XRAM) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
Value 8:0roRead-only0x0WRDQDBI Stage 1 Byte Status