MGCHK_RD_VREF_1 (DDRMC_DDR4_XRAM) Register Description
Register Name | MGCHK_RD_VREF_1 |
---|---|
Offset Address | 0x0000001F90 |
Absolute Address |
This register description shows register offset addresses relative to the base address of the module. Base addresses vary from one device to another. To determine the correct base address for any device, refer to support.xilinx.com/s/article/00003507. |
Width | 32 |
Type | rwNormal read/write |
Reset Value | 0x00000000 |
Description | Margin Check Read Vref, MSB |
MGCHK_RD_VREF_1 (DDRMC_DDR4_XRAM) Register Bit-Field Summary
Field Name | Bits | Type | Reset Value | Description |
---|---|---|---|---|
Value | 0 | rwNormal read/write | 0x0 | Set the Read Vref code for Margin Check, MSB. |