F0_WRCMPLX_ODLY_DQS_FINAL_4 (DDRMC_DDR4_XRAM) Register Description
Register Name | F0_WRCMPLX_ODLY_DQS_FINAL_4 |
Offset Address | 0x000000457C |
Absolute Address |
This register description shows register offset addresses relative to the base address of the module. Base addresses vary from one device to another. To determine the correct base address for any device, refer to support.xilinx.com/s/article/00003507.
|
Width | 32 |
Type | roRead-only |
Reset Value | 0x00000000 |
Description | WRComplex Odelay DQS Final |
Write Complex Calibration Stage: final delay value for DQS. Permuted by byte lanes.
F0_WRCMPLX_ODLY_DQS_FINAL_4 (DDRMC_DDR4_XRAM) Register Bit-Field Summary
Field Name | Bits | Type | Reset Value | Description |
Value | 8:0 | roRead-only | 0x0 | WRComplex Odelay DQS Final |