F0_DQSGATE_STG1_READ_LAT_41 (DDRMC_DDR4_XRAM) Register Description
Register Name | F0_DQSGATE_STG1_READ_LAT_41 |
Offset Address | 0x00000021EC |
Absolute Address |
This register description shows register offset addresses relative to the base address of the module. Base addresses vary from one device to another. To determine the correct base address for any device, refer to support.xilinx.com/s/article/00003507.
|
Width | 32 |
Type | roRead-only |
Reset Value | 0x00000000 |
Description | DQSGate Stage 1 Read Latency |
DQS Gate calibration stage: Read Latency value after centering on the noise region. Permuted by byte lanes and ranks.
F0_DQSGATE_STG1_READ_LAT_41 (DDRMC_DDR4_XRAM) Register Bit-Field Summary
Field Name | Bits | Type | Reset Value | Description |
Value | 8:0 | roRead-only | 0x0 | DQSGate Stage 1 Read Latency |