Quad RF-DAC I/Q Input to Real Output - 2.6 English

Zynq UltraScale+ RFSoC RF Data Converter v2.6 Gen 1/2/3/DFE LogiCORE IP Product Guide (PG269)

Document ID
PG269
Release Date
2024-05-30
Version
2.6 English
Figure 1. RF-DAC I/Q Input to Real Output
Figure 2. RF-DAC I/Q Input to Real Output IP Core Configuration

The following figure shows an RF-DAC with I/Q input to real output, 2x interpolation, the mixer bypassed, and running at a 400 MHz AXI4-Stream clock. The input consists of 16 samples per AXI4-Stream cycle (8 I and 8 Q words).

Figure 3. RF-DAC I/Q Input to Real Output Timing
Note: Interpolation is x2 because the bandwidth available on the AXI4-Stream interface is limited.