AXI4-Lite Interfaces - 2.6 English

Zynq UltraScale+ RFSoC RF Data Converter v2.6 Gen 1/2/3/DFE LogiCORE IP Product Guide (PG269)

Document ID
PG269
Release Date
2024-05-30
Version
2.6 English

Read from a register that does not have all 0s as a default to verify that the interface is functional. Output s_axi_arready asserts when the read address is valid, and output s_axi_rvalid asserts when the read data/response is valid. If the interface is unresponsive, ensure that the following conditions are met:

  • The s_axi_aclk and aclk inputs are connected and toggling.
  • The interface is not being held in reset, and s_axi_areset is an active-Low reset.
  • The interface is enabled, and s_axi_aclken is active-High (if used).
  • The main core clocks are toggling and that the enables are also asserted.
  • If the simulation has been run, verify in simulation and/or a debug feature capture that the waveform is correct for accessing the AXI4-Lite interface.