Features - 2.4 English

Versal Adaptive SoC 600G Channelized Multirate Ethernet Subsystem (DCMAC) LogiCORE IP Product Guide (PG369)

Document ID
PG369
Release Date
2024-08-05
Version
2.4 English
  • 1 x 400GE, 3 x 200GE, 6 x 100GE, or combinations of 100 Gb/s, 200 Gb/s, and 400 Gb/s totaling up to 600 Gb/s support
  • User-side segmented AXI4-Stream interface at 390.625 MHz AXI4-Stream clock
  • 40-channel time-sliced MAC capable of 600 Gb/s operation
    • Channelized option for time-sliced applications
    • Up to 40 channels supported
    • User-defined bandwidth allocation granularity
  • 80-bit, 160-bit, or 320-bit interface to the serial transceiver
  • IEEE 1588 Standard for a Precision Clock Synchronization Protocol for Networked Measurement and Control Systems (IEEE 1588) 1-step and 2-step hardware timestamping at ingress and egress at full bit width

  • Pause frame processing, including priority-based flow control

  • Optional built-in RS-FEC functionality