Subsystem Specifics |
Supported Device Family
1
|
AMD Versal™ Premium Series, AMD Versal™ HBM Series |
Supported User Interfaces |
Segmented AXI4-Stream,
AXI4-Lite
|
Resources |
Performance and Resource Use web page
(registration required) |
Provided with Subsystem |
Design Files |
Encrypted RTL |
Example Design |
Verilog |
Test Bench |
Verilog |
Constraints File |
Xilinx Design Constraints (XDC) |
Simulation Model |
Verilog |
Supported S/W Driver |
N/A |
Tested Design Flows
2
|
Design Entry |
AMD Vivado™ Design Suite
|
Simulation |
For supported simulators, see the
Vivado Design Suite User Guide: Release
Notes, Installation, and Licensing (UG973). |
Synthesis |
Synopsys or Vivado synthesis |
Support |
Release Notes and Known Issues |
Master Answer Record: N/A |
All Vivado IP Change
Logs |
Master Vivado IP Change Logs: 72775
|
Support web
page
|
- For a complete list of supported devices, see
the AMD Vivado™
IP catalog.
- For the supported versions of third-party
tools, see the
Vivado Design Suite User Guide: Release
Notes, Installation, and Licensing (UG973).
|