Example Design Hierarchy - 2.4 English

Versal Adaptive SoC 600G Channelized Multirate Ethernet Subsystem (DCMAC) LogiCORE IP Product Guide (PG369)

Document ID
PG369
Release Date
2024-08-05
Version
2.4 English

The following figure shows the DCMAC example design. In the block design, the DCMAC and GT Quad Base IP are connected along with the MBUFG_GTs. For more information on the GT Quad Base IP, see the Versal Adaptive SoC Transceivers Wizard LogiCORE IP Product Guide (PG331).

Figure 1. DCMAC 600GE (6x100CAUI-4 / 6x100GAUI-4) with GTYP/GTM Example Design Block Diagram